# Assembly Language Programming

#### Instruction format

An instruction is a command to the microprocessor to perform a given task on a particular data.

The 8085 have 74 basic instructions and 246 total instructions. The instruction set of 8085 is defined by the manufacturer Intel Corporation. Each instruction of 8085 has 1 byte opcode. With 8-bit binary code, we can generate 256 different binary codes. In this, 246 codes have been used for operational code.

The instruction format is a format by which we can give an instruction to the microprocessor. Each instruction format is of two parts: Opcode and Operand. In some instructions, the operand is implicit.

#### Opcode

An opcode is short for 'Operation Code'. It is a single instruction that can be executed by the CPU. In machine language it is a binary or hexadecimal value such as 'B6' loaded into the instruction register. It is designed during the manufacturing of the chip. This means you cannot change the opcode unless you change the HARDWARE design of the processor.

#### Mnemonic

The term mnemonic goes hand-in-hand with opcode, and is simply a friendly term used to describe an opcode. It is usually used by assembly language programmers to remember the "OPERATIONS" a machine can do, like "ADD", "MOV" etc. This is assembler specific.

#### Operand

An operand is the second part of the instruction, which tells the computer where to find or store the data or instructions. It is the "argument" or "parameter" that directly follow a mnemonic. Generally speaking, depending upon the mnemonic used, there can be 0-3 operands following the mnemonic.



The size of 8085 instructions can be 1 byte, 2 bytes or 3 bytes.

#### One-byte instructions

A one-byte instruction includes an opcode and an operand in the same byte. Operand(s) are internal registers and are in the instruction in the codes. If there is no numeral present in the instruction then that instruction will be of one-byte, for example, "MOV C, A", "RAL", "ADD B", etc.

#### Two-byte instructions

In a two-byte instruction, the first byte specifies the operation code and the 2<sup>nd</sup> byte specifies the operand. Here, the operand may be a data or an address. For example, in MVI A, 35H and IN 29H, etc. In a two-byte instruction, the first byte will be the opcode and the second byte will be for the numeral present in the instruction.

#### Three-byte instructions

In a three-byte instruction, the first byte specifies the opcode, and the following two bytes specify the 16-bit operand. While storing the 3 bytes instruction in memory, the sequence of storage is, opcode first followed by low byte of address or data and then high byte of address or data. For example, in LXI H,3500H and STA 2500H, etc.

#### 8085 INSTRUCTION SETS

- a) Data Transfer Instructions
- b) Arithmetic Instructions
- c) Logical Instructions
- d) Rotate Instructions
- e) Branching Instructions
- f) Control Instructions

#### a) Data Transfer instructions

| Mnemonics                                  | Description                                                                                                                                                                                | Example                  |
|--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|
| MOV Rd, Rs                                 | <ul> <li>Copies the content of source register Rs into destination register Rd</li> <li>Rs and Rd can be A, B, C, D, E, H, L</li> </ul>                                                    | MOV A, B                 |
| MOV Rd, M                                  | <ul> <li>Copies the content of memory location M into the destination register Rd</li> <li>Rd can be A, B, C, D, E, H, L</li> <li>The memory location M is specified by HL pair</li> </ul> | MOV A, M                 |
| MOV M, Rs                                  | <ul> <li>Copies the content of register Rs into memory location M</li> <li>Rs can be A, B, C, D, E, H, L</li> <li>The memory location M is specified by HL pair</li> </ul>                 | MOV M, A                 |
| MVI Rd, 8-bit                              | <ul> <li>The 8-bit data is stored in the destination register Rd</li> <li>Rd can be A, B, C, D, E, H, L</li> </ul>                                                                         | MVI A, 32H               |
| MVI M, 8-bit                               | <ul><li>The 8-it data is stored in memory location M</li><li>M is specified by HL pair</li></ul>                                                                                           | MVI M, 32H               |
| LDA 16-bit<br>(Load Accumulator<br>Direct) | Copies the content of memory location specified by 16-<br>bit address into A                                                                                                               | LDA 2015H<br>(A← [2015]) |

|                                                | T                                                                                                                                                      |                                                       |
|------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|
| STA 16-bit<br>(Store<br>Accumulator<br>Direct) | Copies the content of A into 16-bit memory address                                                                                                     | STA 2015H<br>(A→[ 2015])                              |
| LDAX Rp<br>(Load Accumulator<br>Indirect)      | <ul> <li>Copies the content of memory location specified by register pair Rp into A</li> <li>Rp can be B or D i.e. BC pair or DE pair</li> </ul>       | LDAX B                                                |
| STAX Rp<br>(Store<br>Accumulator<br>Indirect)  | <ul> <li>Copies the content of A into 16-bit memory address specified by register pair Rp</li> <li>Rp can be B or D i.e. BC pair or DE pair</li> </ul> | STAX B                                                |
| LXI Rp, 16-bit<br>(Load Register<br>Pair)      | <ul> <li>Loads 16-bit data into register pair</li> <li>Rp can be B, D or H i.e. BC pair, DE pair or HL pair</li> </ul>                                 | LXI H, 2015H<br>L←15<br>H←20                          |
| IN 8-bit                                       | The data from i/p port specified by 8-bit address is transferred into A                                                                                | IN 40H<br>A←[40]<br>40H is address of<br>input port   |
| OUT 8-bit                                      | The data of A is transferred into output port specified by 8-bit address                                                                               | OUT 10H<br>A→[10]<br>10H is address of<br>output port |
| PUSH rp                                        | <ul> <li>Stores contents of register pair rp by pushing it into two locations above the top of the stack</li> <li>rp = BC, DE, HL, or PSW</li> </ul>   | PUSH B                                                |
| POP rp                                         | Pop out 2-Bytes from the top of the stack through rp i.e. register pair e.g. BC, DE, HL or AF                                                          | РОР В                                                 |
| XCHG                                           | Exchange the content of HL pair with DE pair i.e. the content of H and D are exchanged whereas content of L and E are exchanged                        | XCHG<br>H←→D<br>L←→E                                  |

#### **Example**

**MOV E, M**. It is a 1-Byte instruction. Suppose E register content is DBH, H register content is 40H, and L register content is 50H. Let us say location 4050H has the data value AAH. When the 8085 executes this instruction, the contents of E register will change to AAH, as shown below.

|         | Before | After |
|---------|--------|-------|
| (E)     | DBH    | ААН   |
| (HL)    | 4050H  | 4050H |
| (4050H) | AAH    | ААН   |

# b) Arithmetic Instructions

| Mnemonics                                  | Description                                                                                                                                                                      | Example                                |
|--------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|
| ADD R/M<br>(add register/memory)           | <ul> <li>The content of register /memory (R/M) is added to the A and result is stored in A</li> <li>The memory M is specified by HL pair</li> </ul>                              | ADD B<br>A←A+B<br>ADD M<br>A←A+M       |
| ADC R/M<br>(add with carry)                | <ul> <li>The content of register /memory (R/M) is added to the A along with carry flag CF and result is stored in A</li> <li>The memory M is specified by HL pair</li> </ul>     | ADC B<br>A←A+B+CF<br>ADC M<br>A←A+M+CF |
| ADI 8-bit (add immediate)                  | The 8-bit data is added to A and result is stored in A                                                                                                                           | ADI 32H<br>A←A+32                      |
| ACI 8-bit<br>(add immediate with<br>carry) | The 8-bit data is added to A along with carry flag CF and result is stored in A                                                                                                  | ACI 32H<br>A←A+32+CF                   |
| SUB R/M<br>(subtract<br>register/memory)   | <ul> <li>The content of register /memory (R/M) is subtracted from A and result is stored in A</li> <li>The memory M is specified by HL pair</li> </ul>                           | SUB B<br>A←A-B<br>SUB M<br>A←A-M       |
| SBB R/M<br>(subtract with borrow)          | <ul> <li>The content of register /memory (R/M) is subtracted from A along with borrow flag BF and result is stored in A</li> <li>The memory M is specified by HL pair</li> </ul> | SBB B<br>A←A-B-BF<br>SBB M<br>A←A-M-BF |
| SUI 8-bit<br>(subtract immediate)          | The 8-bit data is subtracted from A and result is stored in A                                                                                                                    | SUI 32H<br>A←A-32                      |
| INR R/M<br>(Increment<br>Register/Memory)  | <ul> <li>Increment the content of register/memory by 1</li> <li>Memory is specified by HL pair</li> </ul>                                                                        | INR B<br>B←B+1<br>INR M<br>M←M+1       |
| DCR R/M<br>(Decrement<br>Register/Memory)  | <ul> <li>Decrement the content of register/memory by 1</li> <li>Memory is specified by HL pair</li> </ul>                                                                        | DCR B<br>B←B-1<br>DCR M<br>M←M-1       |
| INX Rp<br>(Increment Register<br>Pair)     | Increment the content of register pair Rp by 1                                                                                                                                   | INX H<br>HL←HL+1                       |
| DCX Rp<br>(Decrement Register<br>Pair)     | Decrement the content of register pair Rp by 1                                                                                                                                   | DCX H<br>HL←HL-1                       |

## c) Logical Instructions

| Mnemonics        | Description                                    | Example   |
|------------------|------------------------------------------------|-----------|
| CMP R/M          | Compares the content of register/memory with A | СМР В     |
| (Compare         | The result of comparison is:                   | CMP M     |
| Register/Memory) | If A< R/M : Carry Flag CY=1                    | CIVIP IVI |

|                                             | If A= R/M : Zero Flag Z=1 If A> R/M : Carry Flag CY=0                                                                                                                           |                                             |
|---------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|
| CPI 8-bit<br>(Compare Immediate)            | <ul> <li>Compares 8-bit data with A</li> <li>The result of comparison is: If A&lt; 8-bit: Carry Flag CY=1 If A= 8-bit: Zero Flag Z=1 If A&gt; 8-bit: Carry Flag CY=0</li> </ul> | CPI 32H                                     |
| ANA R/M<br>(logical AND<br>register/memory) | <ul> <li>The content of A are logically ANDed with the content of register/memory and result is stored in A</li> <li>Memory M must be specified by HL pair</li> </ul>           | ANA B<br>A←A.B<br>ANA M<br>A←A.M            |
| ANI 8-bit<br>(AND immediate)                | The content of A are logically ANDed with the 8-bit data and result is stored in A                                                                                              | ANI 32H<br>A←A.32H                          |
| ORA R/M<br>(logical OR<br>register/memory)  | <ul> <li>The content of A are logically ORed with the content of register/memory and result is stored in A</li> <li>Memory M must be specified by HL pair</li> </ul>            | ORA B<br>A←A or B<br>ORA M<br>A←A or M      |
| ORI 8-bit<br>(OR immediate)                 | The content of A are logically ORed with the 8-bit data and result is stored in A                                                                                               | ORI 32H<br>A←A or<br>32H                    |
| XRA R/M<br>(logical XOR<br>register/memory) | <ul> <li>The content of A are logically XORed with the content of register/memory and result is stored in A</li> <li>Memory M must be specified by HL pair</li> </ul>           | XRA B<br>A←A xor B<br>XRA M<br>A←A xor<br>M |
| XRI 8-bit<br>(XOR immediate)                | The content of A are logically XORed with the 8-bit data and result is stored in A                                                                                              | XRI 32H<br>A←A xor<br>32H                   |

## d) Rotate Instructions

| Mnemonics                                       | Description                                                                                                                                                    | Example |
|-------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| RLC<br>(Rotate Accumulator<br>Left)             | <ul> <li>Each bit of A is rotated left by one bit position.</li> <li>Bit D7 is placed in the position of D0.</li> </ul>                                        | RLC     |
| RRC<br>(Rotate Accumulator<br>Right)            | <ul> <li>Each bit of A is rotated right by one bit position.</li> <li>Bit D0 is placed in the position of D7.</li> </ul>                                       | RRC     |
| RAL<br>(Rotate Accumulator<br>Left with Carry)  | <ul> <li>Each bit of A is rotated left by one bit position along with carry flag CY</li> <li>Bit D7 is placed in CY and CY in the position of D0.</li> </ul>   | RAL     |
| RAR<br>(Rotate Accumulator<br>Right with Carry) | <ul> <li>Each bit of A is rotated right by one bit position along with carry flag CY.</li> <li>Bit D7 is placed in CY and CY in the position of D0.</li> </ul> | RLC     |

# e) Branching Instructions

| Mnemonics                 | Description                                                | Example  |  |
|---------------------------|------------------------------------------------------------|----------|--|
| JMP 16-bit address/label  | The program sequence is transferred to the memory location | JMP      |  |
| (Unconditional Jump)      | specified by 16-bit address                                | C000H    |  |
| JC 16-bit address/label   | Jump on Carry (CY=1)                                       |          |  |
| JNC 16-bit address/label  | Jump No Carry (CY=0)                                       |          |  |
| JP 16-bit address/label   | Jump on Positive (S=0)                                     |          |  |
| JM 16-bit address/label   | Jump on Negative (S=1)                                     |          |  |
| JZ 16-bit address/label   | Jump on Zero (Z=1)                                         |          |  |
| JNZ 16-bit address/label  | Jump No Zero (Z=0)                                         |          |  |
| JPE 16-bit address/label  | Jump on Parity Even (P=1)                                  |          |  |
| JPO 16-bit address/label  | Jump on Parity Odd (P=0)                                   |          |  |
| CALL 16-bit address/label | The program sequence is transferred to the subroutine at   | CALL     |  |
| (Unconditional call)      | memory location specified by the 16-bit address            | C000H    |  |
| CC 16-bit address/label   | Call if carry flag is 1                                    | CC 2050  |  |
| CNC 16-bit address/label  | Call if carry flag is 0                                    | CNC 2050 |  |
| CZ 16-bit address/label   | Calls if zero flag is 1                                    | CZ 2050  |  |
| CNZ 16-bit address/label  | Calls if zero flag is 0                                    | CNZ 2050 |  |
| CPE 16-bit address/label  | Calls if parity flag is 1                                  | CPE 2050 |  |
| CPO 16-bit address/label  | Calls if parity flag is 0                                  | CPO 2050 |  |
| CM 16-bit address/label   | Calls if sign flag is 1                                    | CM 2050  |  |
| CP 16-bit address/label   | Calls if sign flag is 0                                    | CP 2050  |  |
| RET                       | The program sequence is transferred from the subroutine    | DET      |  |
| (Unconditional return)    | program to calling program                                 | RET      |  |
| RC                        | Return from the subroutine if carry flag is 1              | RC       |  |
| RNC                       | Return from the subroutine if carry flag is 0              | RNC      |  |
| RZ                        | Return from the subroutine if zero flag is 1               | RZ       |  |
| RNZ                       | Return from the subroutine if zero flag is 0               | RNZ      |  |
| RPE                       | Return from the subroutine if parity flag is 1             | RPE      |  |
| RPO                       | Return from the subroutine if parity flag is 0             | RPO      |  |
| RM                        | Returns from the subroutine if sign flag is 1              | RM       |  |
| RP                        | Returns from the subroutine if sign flag is 0              | RP       |  |

### f) Control Instructions

| Mnemonics | Description                                                                        | Example |
|-----------|------------------------------------------------------------------------------------|---------|
| NOP       | No operation is performed                                                          | NOP     |
| HLT       | The CPU finishes executing the current instruction and stops any further execution | HLT     |